Skip to content
Scan a barcode
Scan
Hardcover Timing Optimization Through Clock Skew Scheduling Book

ISBN: 0792377966

ISBN13: 9780792377962

Timing Optimization for High-Speed Digital Circuits

History of the Book The last three decades have witnessed an explosive development in integrated circuit fabrication technologies. The complexities of cur- rent CMOS circuits are reaching beyond the 100 nanometer feature size and multi-hundred million transistors per integrated circuit. To fully exploit this technological potential, circuit designers use sophisticated Computer-Aided Design (CAD) tools. While supporting the talents of innumerable microelectronics engineers, these CAD tools have become the enabling factor responsible for the successful design and implemen- tation of thousands of high performance, large scale integrated circuits. This research monograph originated from a body of doctoral disserta- tion research completed by the first author at the University of Rochester from 1994 to 1999 while under the supervision of Prof. Eby G. Friedman. This research focuses on issues in the design of the clock distribution net- work in large scale, high performance digital synchronous circuits and particularly, on algorithms for non-zero clock skew scheduling. During the development of this research, it has become clear that incorporating timing issues into the successful integrated circuit design process is of fundamental importance, particularly in that advanced theoretical de- velopments in this area have been slow to reach the designers' desktops.

Recommended

Format: Hardcover

Condition: New

$109.99
50 Available
Ships within 2-3 days

Customer Reviews

0 rating
Copyright © 2025 Thriftbooks.com Terms of Use | Privacy Policy | Do Not Sell/Share My Personal Information | Cookie Policy | Cookie Preferences | Accessibility Statement
ThriftBooks ® and the ThriftBooks ® logo are registered trademarks of Thrift Books Global, LLC
GoDaddy Verified and Secured
Timestamp: 4/8/2025 1:42:35 AM
Server Address: 10.20.32.102